Part Number Hot Search : 
LLST270 45027 150MC C3843 MBR1635 25081 4570A TDA1190
Product Description
Full Text Search
 

To Download SI530 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 S i 5 3 0 / 5 31
P R E L I M I N A R Y D A TA S H E E T
CR Y S TA L OSCILLATOR (XO) (10 M H Z T O 1.4 G HZ )
Features
Available with any-rate output frequencies from 10 MHz to 945 MHz and select frequencies to 1.4 GHz 3rd generation DSPLL(R) with superior jitter performance 3x better frequency stability than SAW-based oscillators Internal fixed crystal frequency ensures high reliability and low aging Available CMOS, LVPECL, LVDS, and CML outputs 3.3, 2.5, and 1.8 V supply options Industry-standard 5 x 7 mm package and pinout Pb-free/RoHS-compliant
Si5602
Ordering Information: See page 6.
Applications
SONET/SDH Networking SD/HD video Clock and data recovery FPGA/ASIC clock generation
Pin Assignments: See page 5. (Top View)
NC OE GND 1 2 3 6 5 4 VDD
Description
The SI530/531 XO utilizes Silicon Laboratories' advanced DSPLL(R) circuitry to provide a low jitter clock at high frequencies. The SI530/531 is available with any-rate output frequency from 10 to 945 MHz and select frequencies to 1400 MHz. Unlike a traditional XO, where a different crystal is required for each output frequency, the SI530/531 uses one fixed crystal to provide a wide range of output frequencies. This IC based approach allows the crystal resonator to provide exceptional frequency stability and reliability. In addition, DSPLL clock synthesis provides superior supply noise rejection, simplifying the task of generating low jitter clocks in noisy environments typically found in communication systems. The SI530/531 IC based XO is factory configurable for a wide variety of user specifications including frequency, supply voltage, output format, and temperature stability. Specific configurations are factory programmed at time of shipment, thereby eliminating long lead times associated with custom oscillators.
CLK- CLK+
SI530 (LVDS/LVPECL/CML)
OE NC GND
1 2 3
6 5 4
VDD
Functional Block Diagram
V DD CLK- CLK+
NC CLK+
SI530 (CMOS)
Fixed Frequency XO
Any-rate 10-1400 MHz DSPLL(R) Clock Synthesis
OE NC GND
1 2 3
6 5 4
VDD
CLK- CLK+
Si531 (LVDS/LVPECL/CML)
OE GND
Preliminary Rev. 0.4 5/06
Copyright (c) 2006 by Silicon Laboratories
SI530/531
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
SI530/531
1. Electrical Specifications
Table 1. Recommended Operating Conditions
Parameter Supply Voltage1 Symbol VDD Test Condition 3.3 V option 2.5 V option 1.8 V option Supply Current IDD Output enabled TriState mode Output Enable (OE)2 VIH VIL Operating Temperature Range TA Min 2.97 2.25 1.71 -- -- 0.75 x VDD -- -40 Typ 3.3 2.5 1.8 90 60 -- -- -- Max 3.63 2.75 1.89 -- -- -- 0.5 85 mA V Units
V C
Notes: 1. Selectable parameter specified by part number. See Section 3. "Ordering Information" on page 6 for further details. 2. OE pin includes a 17 k pullup resistor to VDD. Pulling OE to ground causes outputs to tristate.
Table 2. CLK Output Frequency Characteristics
Parameter
Nominal Frequency1,2
Symbol fO
Test Condition LVPECL/LVDS/CML CMOS
Min
10 10 -- -20 -50
Typ
-- -- 1.5 -- -- -- --
Max
945 160 -- +20 +50 10 10
Units
MHz
Initial Accuracy
fi
Measured at +25 C at time of shipping
ppm ppm ppm ms
Temperature Stability1,3 Aging Powerup Time4
f/fO
Frequency drift over projected 15 year life
fa tOSC
-- --
Notes: 1. See Section 3. "Ordering Information" on page 6 for further details. 2. Specified at time of order by part number. Also available in frequencies from 970 to 1134 MHz and 1213 to 1417 MHz. 3. Selectable parameter specified by part number. 4. Time from powerup or tristate mode to fO.
2
Preliminary Rev. 0.4
SI530/531
Table 3. CLK Output Levels and Symmetry
Parameter LVPECL Output Option1 Symbol VO
VOD VSE
Test Condition
mid-level swing (diff) swing (single-ended) mid-level swing (diff)
Min
VDD - 1.42 1.1 0.5 1.125 0.32
Typ
--
Max
VDD - 1.25 1.9 0.93 1.275 0.50
Units
V VPP VPP V VPP
-- --
1.20 0.40
LVDS Output Option2
VO
VOD
CML Output Option2
VO VOD
mid-level swing (diff) IOH = 32 mA
IOL = 32 mA
-- 0.70
0.8 x VDD
VDD - 0.75 0.95 -- -- -- 1 --
-- 1.20
VDD
V
VPP V
CMOS Output Option3
VOH VOL
-- -- -- 45
0.4 350 -- 55
Rise/Fall time (20/80%)
tR, tF
LVPECL/LVDS/CML CMOS with CL = 15 pF
ps ns %
Symmetry (duty cycle)
SYM
LVPECL: LVDS: CMOS:
VDD - 1.3 V (diff) 1.25 V (diff) VDD/2
Notes: 1. 50 to VDD - 2.0 V. 2. Rterm = 100 (differential). 3. CL = 15 pF
Table 4. CLK Output Phase Jitter
Parameter Phase Jitter (RMS)* for FOUT > 500 MHz Phase Jitter (RMS)* for FOUT of 125 to 500 MHz Symbol Test Condition 12 kHz to 20 MHz (OC-48) 50 kHz to 80 MHz (OC-192) 12 kHz to 20 MHz (OC-48) Min -- -- -- Typ 0.27 0.30 0.50 Max -- -- -- Units ps ps
J J
*Note: Differential Modes: LVPECL/LVDS/CML. Refer to AN256 for further information.
Table 5. CLK Output Period Jitter
Parameter Period Jitter* for FOUT < 160 MHz Symbol JPER Test Condition RMS Peak-to-Peak Min -- -- Typ 1 5 Max -- -- Units ps
*Note: Any output mode, including CMOS, LVPECL, LVDS, CML. N = 1000 cycles.
Preliminary Rev. 0.4
3
SI530/531
Table 6. Absolute Maximum Ratings1
Parameter Supply Voltage Input Voltage (any input pin) Storage Temperature ESD Sensitivity (HBM, per JESD22-A114) Soldering Temperature (Pb-free profile)2 Soldering Temperature Time @ TPEAK (Pb-free profile)2 Symbol VDD VI TS ESD TPEAK tP Rating -0.5 to +3.8 -0.5 to VDD + 0.3 -55 to +125 >2500 260 10 Units Volts Volts C Volts C seconds
Notes: 1. Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Functional operation or specification compliance is not implied at these conditions. 2. Refer to Si5xx Packaging FAQ available for download at www.silabs.com/VCXO for further information, including soldering profiles.
Table 7. Environmental Compliance
The SI530/531 meets the following qualification test requirements.
Parameter Mechanical Shock Mechanical Vibration Solderability Gross & Fine Leak Resistance to Solvents
Conditions/ Test Method MIL-STD-883F, Method 2002.3 B MIL-STD-883F, Method 2007.3 A MIL-STD-883F, Method 203.8 MIL-STD-883F, Method 1014.7 MIL-STD-883F, Method 2016
4
Preliminary Rev. 0.4
SI530/531
2. Pin Descriptions
(Top View)
NC OE GND
1 2 3
6 5 4
VDD
OE NC GND
1 2 3
6 5 4
VDD
OE NC GND
1 2 3
6 5 4
VDD
CLK- CLK+
NC CLK+
CLK- CLK+
SI530 LVDS/LVPECL/CML
SI530 CMOS
Si531 LVDS/LVPECL/CML
Table 8. Pinout for SI530 Series
Pin 1 Symbol OE (CMOS only) OE (LVPECL,LVDS, CML) GND CLK+ CLK- VDD LVDS/LVPECL/CML Function No connection Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled Electrical and Case Ground Oscillator Output Complementary output Power Supply Voltage CMOS Function Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled No connection Electrical and Case Ground Oscillator Output No connection Power Supply Voltage
2 3 4 5 6
Table 9. Pinout for Si531 Series
Pin 1 2 3 4 5 6 Symbol OE (LVPECL, LVDS, CML) No connection GND CLK+ CLK- VDD LVDS/LVPECL/CML Function Output enable 0 = clock output disabled (outputs tristated) 1 = clock output enabled No connection Electrical and Case Ground Oscillator Output Complementary output Power Supply Voltage
Preliminary Rev. 0.4
5
SI530/531
3. Ordering Information
The SI530/531 XO was designed to support a variety of options including frequency, temperature stability, output format, and VDD. Specific device configurations are programmed into the SI530/531 at time of shipment. Configurations can be specified using the Part Number Configuration chart below. Silicon Laboratories provides a web browser-based part number configuration utility to simplify this process. Refer to www.silabs.com/VCXOPartNumber to access this tool and for further ordering instructions. The SI530 and Si531 XO series are supplied in an industry-standard, RoHS compliant, 6-pad, 5 x 7 mm package. The 531 Series supports an alternate OE pinout (pin #1) for the LVPECL, LVDS, and CML output formats. See Tables 8 and 9 for the pinout differences between the SI530 and Si531 series.
530
X
X
XXXMXXX
B
G
R
Tape & Reel Packaging Blank = Trays Operating Temp Range (C) G -40 to +85C
530 XO Product Family
Part Revision Letter Frequency (e.g., 622M080 is 622.080 MHz) Available frequency range is 10 to 945 MHz, 970 to 1134 MHz, and 1213 to 1417 MHz. The position of "M" shifts to denote higher or lower frequencies. 1 st Option Code V DD Output Format A B C D E F G H J K 3.3 3.3 3.3 3.3 2.5 2.5 2.5 2.5 1.8 1.8 LVPECL LVDS CMOS CML LVPECL LVDS CMOS CML CMOS CML A B 2 nd Option Code Temp Stability (ppm, max, ) 50 20
Notes: CMOS available to 160 MHz.
Example P/N: 530AB622M080BGR is a 5 x 7 XO in a 6 pad package. The frequency is 622.080 MHz, with a 3.3 V supply and PECL output. Temperature stability is specifed as 20 ppm. The part is specified for -40 to +85 C ambient temperature range operation and is shipped in tape and reel format.
Figure 1. Part Number Convention
6
Preliminary Rev. 0.4
SI530/531
4. Outline Diagram and Suggested Pad Layout
Figure 2 illustrates the package details for the SI530/531. Table 10 lists the values for the dimensions shown in the illustration.
Figure 2. SI530/531 Outline Diagram Table 10. Package Diagram Dimensions (mm)
Dimension A b c D D1 e E E1 L S R aaa bbb ccc ddd -- -- -- -- 4.30 1.07 6.10 Min 1.45 1.2 Nom 1.65 1.4 0.60 TYP. 7.00 BSC. 6.2 2.54 BSC. 5.00 BSC. 4.40 1.27 1.815 BSC. 0.7 REF. -- -- -- -- 0.15 0.15 0.10 0.10 4.50 1.47 6.30 Max 1.85 1.6
Preliminary Rev. 0.4
7
SI530/531
5. 6-Pin PCB Land Pattern
Figure 3 illustrates the 6-pin PCB land pattern for the SI530/531. Table 11 lists the values for the dimensions shown in the illustration.
Figure 3. SI530/531 PCB Land Pattern Table 11. PCB Land Pattern Dimensions (mm)
Dimension D2 e E2 GD GE VD VE X Y ZD ZE -- -- 0.84 2.00 8.20 REF 7.30 REF 1.70 TYP 2.15 REF 6.78 6.30 Min 5.08 REF 2.54 BSC 4.15 REF -- -- Max
Notes: 1. Dimensioning and tolerancing per the ANSI Y14.5M-1994 specification. 2. Land pattern design based on IPC-7351 guidelines. 3. All dimensions shown are at maximum material condition (MMC). 4. Controlling dimension is in millimeters (mm).
8
Preliminary Rev. 0.4
SI530/531
DOCUMENT CHANGE LIST
Revision 0.3 to Revision 0.4
Updated references from SI530 to SI530/531. Added Table 9, "Pinout for Si531 Series," on page 5. Updated 3. "Ordering Information" on page 6 to add the Si531 series. Added Table 7, "Environmental Compliance," on page 4.
Preliminary Rev. 0.4
9
SI530/531
CONTACT INFORMATION
Silicon Laboratories Inc. 4635 Boston Lane Austin, TX 78735 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Email: VCXOinfo@silabs.com Internet: www.silabs.com
The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.
10
Preliminary Rev. 0.4


▲Up To Search▲   

 
Price & Availability of SI530

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X